MainWindow 0 0 841 1010 false Developed Hardware Ui 10 0 821 391 75 true true false false ArrowCursor 6 Manual Operation 10 10 801 141 0 0 0 130 16777215 150 75 true true false false Register Rd/Wr 360 40 171 80 50 true false false false Access registers by: 10 50 131 23 50 true false false false Register offset 10 30 141 23 50 true false false false Register number 550 70 187 31 50 true false false false Transaction width: 50 true false false false 16 32 64 20 30 311 101 0 50 true false false false Offset (Hex): 0 0 50 true false false false 32767 6 7 50 true false false false Bar: 50 true false false false 0 1 2 50 true false false false Value (Hex): true 16777215 16777215 50 true false false false 50 true false false false Write 0 0 50 true false false false Result (Hex): 50 true false false false QFrame::Box QFrame::Sunken QLCDNumber::Hex 0 0 50 true false false false Read 10 260 631 91 0 0 0 0 16777215 150 75 true true false false false Slave Programming 10 30 611 27 50 true false false false false Bit file: 50 true false false false false 50 true false false false false Browse... 10 60 148 21 50 true false false false false Programming: 50 true false false false false doing 510 60 111 23 75 true Program Bit 260 61 221 21 10 160 801 91 0 0 0 0 16777215 150 75 true true false false false BPI Flash Command 10 30 611 27 50 true false false false false Bin file: 50 false Qt::ClickFocus 50 true false false false false Browse... 10 60 102 21 50 true false false false false Writing: 50 true false false false false doing 510 60 111 23 75 true BPI Bin Write 240 60 221 21 660 30 121 52 BPI Bin Read 50 true false false false false Reading: 50 true false false false false doing 670 280 121 23 50 false GT reset/read 670 320 111 23 statusLog/s Scen Player 450 200 361 101 75 true true false false Manual ATgc 10 50 37 15 50 true false false false Mode: 50 50 79 23 50 true false false false Auto Manual 140 50 38 15 50 true false false false Value: 180 50 71 23 50 true false false false 260 50 80 23 50 true false false false Set ATgc 10 200 321 101 75 true true false false Afe Regs Ctrl 0 50 71 23 50 true false false false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave FPGA Select</span></p></body></html> Slave0 Slave1 Slave2 80 50 71 23 50 true false false false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">AFE Register Address (hex)</span></p></body></html> 160 50 80 23 50 true false false false Read 250 20 71 81 50 true false false false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">AFE0</span></p><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">AFE1</span></p><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">AFE2</span></p><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">AFE3</span></p></body></html> true 10 10 801 181 0 0 0 105 16777215 200 75 true true false false false Scenario Command 10 30 781 31 50 true false false false false Scenario Files Path: 50 true false false false false 50 true false false false false Browse... 690 70 106 52 75 true true false false false Set Scenario 50 true false false false false Filling: 50 true false false false false doing 440 70 235 102 50 true false false false false Scenario Verification 70 15 50 true false false false false Sram Bin Creating: 50 true false false false false doing 50 true false false false false Register CSV Comparision: 50 true false false false false doing 50 true false false false false Sram Params Verification: 50 true false false false false doing 10 70 281 64 50 true false false false false Start Index: (hex) 0 0 0 0 50 true false false false false 50 true false false false false End Index: (hex) 50 true false false false false 90 0 50 true false false false false Set Index Scen Info 10 20 163 25 Scenario Information 180 20 331 241 true Frame 660 290 131 23 Emulator Start 0 0 651 311 50 false 659 80 131 23 Scenario Start 660 110 131 21 50 true false false false Show 660 229 131 54 50 true false false false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Continuous Frame Represent</span></p></body></html> Continuously 50 true false false false <html><head/><body><p><span style=" font-size:8pt; font-weight:600; font-style:italic;">3D as default</span></p></body></html> 2D Activate 670 20 121 21 50 false Header Log En 660 140 131 85 6 QLayout::SetMaximumSize 0 0 58 23 50 false <html><head/><body><p><span style=" font-size:8pt; font-weight:600;">Log Count</span></p></body></html> 0 0 59 0 59 23 <html><head/><body><p><span style=" font-size:8pt;">Current Count</span></p></body></html> 6 50 true false false false Frame Log 50 true false false false false Logging: 50 true false false false false doing 10 320 781 31 50 true false false false false Frame Log Path: 50 true false false false false 50 true false false false false Browse... 690 0 91 16 50 false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Frame per second</span></p></body></html> FPS 660 50 141 21 50 false 1st Frame Log En E2PROMs 10 10 381 81 TRX 0 20 151 61 false Read ID Write ID 160 20 221 61 Read Info Write Info 0 0 100 49 false 410 100 381 151 Probe 180 20 201 131 Read Impulse Response 120 20 true 90 20 82 61 Read ID true 0 20 79 23 <html><head/><body><p><span style=" font-size:8pt; font-weight:600; font-style:italic;">Select Probe</span></p></body></html> A B C D 410 10 381 81 MPS 0 20 151 61 false Read ID Write ID 160 20 221 61 Read Info Write Info 0 0 100 49 false 10 100 381 81 Probe Control 0 20 151 61 false Read ID Write ID 160 20 221 61 Read Info Write Info 0 0 100 49 false Debug 10 9 801 171 Built-in Test 10 70 781 31 50 true false false false false BITe I_Q Path: 0 0 50 true false false false false 50 true false false false false Browse... 0 0 0 98 0 80 16777215 Set I_Q 50 true false false false false doing 650 110 141 52 BITe Log 50 true false false false false BITe Logging: 50 true false false false false doing 10 30 781 31 50 true false false false false BITe Scen Path: 50 true false false false false 50 true false false false false Browse... 75 true true false false false Set Scenario 50 true false false false false doing 10 110 181 61 50 false BITe Log Count: 50 false 50 false Current Count: 50 false 0 0 59 0 <html><head/><body><p><br/></p></body></html> 6 10 190 801 171 ADC Logger 660 30 141 82 50 false Log Count: 0 0 55 22 6 ADC Log 50 true false false false false ADC Logging: 50 true false false false false doing 10 30 171 62 50 false Sample Count: 50 false Qt::ClickFocus 1 50 false Sync Count: 50 false Qt::ClickFocus 0 420 30 112 21 50 false Sync ADC Log 190 30 224 60 50 false Log Count En 50 false AFE Config 50 false ADC Log Count: 50 false 1 420 60 168 21 50 false Scen Frame ADC Log 540 30 81 23 50 false <html><head/><body><p><span style=" font-size:8pt;">Sync Mode</span></p></body></html> Auto Manual 190 120 501 41 50 true false false false false ADC Log Path: 50 true false false false false 50 true false false false false Browse... 10 100 161 61 Pulser Test Mode 10 30 85 21 50 false Enable 90 30 61 23 50 false <html><head/><body><p><span style=" font-size:8pt;">Pulser Mode</span></p></body></html> HZ T/R 420 90 113 21 50 false TxDAC Enable 710 120 81 41 50 false Qt::ClickFocus QDialogButtonBox::Discard Temp Test 680 20 121 31 75 true GT Reset 680 70 121 31 75 true Status Log 10 30 171 27 50 false Prog Count: Qt::Horizontal 85 20 50 false 1 10 70 171 27 50 false Task Iteration: 50 false 1 10 130 211 27 50 false Delay per Task(ms): Qt::Horizontal 100 20 50 false 500 10 170 211 27 50 false Scen Start Duration(s): 50 false 2 720 310 81 41 50 false Qt::ClickFocus QDialogButtonBox::Discard 680 120 121 31 75 true Endurance 680 170 121 31 75 true Built-in 680 220 121 31 75 true Frame Header 10 270 661 31 50 true false false false false Scenarios Folder: 50 true false false false false 50 true false false false false Browse... 680 270 121 31 75 true Scen Change 10 390 821 221 TRX Board 300 30 16 121 Qt::Vertical 310 30 136 21 12vin (V): TextLabel 310 50 128 21 5vin (V): TextLabel 310 70 131 21 D3.3 (V): TextLabel 310 90 163 21 AVDD,1.8 (V): TextLabel 310 110 164 21 DVDD,1.8 (V): TextLabel 540 50 158 19 RTF::Hall (V): TextLabel 310 130 154 21 RTF::3.3 (V): TextLabel 470 30 63 134 <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">PG_12v</span></p></body></html> Unknown <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">PG_5v</span></p></body></html> Unknown <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">PG_3.3v</span></p></body></html> Unknown <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">PG_1.8v Afe A</span></p></body></html> Unknown <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">PG_1.8v Afe D</span></p></body></html> Unknown <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">PG_3.3v PrbCtrl</span></p></body></html> Unknown 540 90 156 46 Regulator A: <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">PG_Reg A</span></p></body></html> Unknown Regulator B: <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">PG_Reg B</span></p></body></html> Unknown 0 30 302 101 Status Vec: <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Prb Det Change</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Sram 1 Parity</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Sram 2 Parity</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">MPS</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Scen PRI</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Scen GT</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Scen SRAM</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Sync FIFO</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Sync Point</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">D Interleave FIFO</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">D Interleave Point</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Pulser THD</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Thermal</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">PG</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Prb Disconnect</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Fan</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Emulator DMA Transfer</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">DMA Ctrl Transfer</span></p></body></html> false <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Frame Lost</span></p></body></html> false 20 140 176 21 On Board Temp: Unknown 710 50 101 119 FPGA Version <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Master Code</span></p></body></html> Unknown <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave0 Code</span></p></body></html> Unknown <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave1 Code</span></p></body></html> Unknown <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave2 Code</span></p></body></html> Unknown 10 170 191 42 8 75 true true Fpga Core Temp(oC) <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Master Temperature</span></p></body></html> ukn <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave0 Temperature</span></p></body></html> ukn <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave1 Temperature</span></p></body></html> ukn <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave2 Temperature</span></p></body></html> ukn 210 170 191 42 8 75 true true Fpga Core Vcc Int(v) <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Master VCC Int</span></p></body></html> ukn <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave0 VCC Int</span></p></body></html> ukn <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave1 VCC Int</span></p></body></html> ukn <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave2 VCC Int</span></p></body></html> ukn 410 170 191 42 8 75 true true Fpga Core Vcc Aux(v) <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Master Vcc Aux</span></p></body></html> ukn <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave0 Vcc Aux</span></p></body></html> ukn <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave1 Vcc Aux</span></p></body></html> ukn <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave2 Vcc Aux</span></p></body></html> ukn 610 170 191 42 8 75 true true Fpga Core Vcc Bram(v) <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Master Vcc Bram</span></p></body></html> ukn <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave0 Vcc Bram</span></p></body></html> ukn <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave1 Vcc Bram</span></p></body></html> ukn <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Slave2 Vcc Bram</span></p></body></html> ukn 200 160 3 61 Qt::Vertical 400 160 3 61 Qt::Vertical 600 160 3 61 Qt::Vertical 730 30 71 16 <html><head/><body><p><span style=" font-size:8pt; font-weight:600; font-style:italic;">PCI_ID</span></p></body></html> TextLabel 540 30 193 19 Gain VCNTLP (dB): TextLabel 10 610 821 81 50 false Probe Board false 540 20 150 27 Selected probe: A B C D 0 20 512 51 16777215 16777215 Probe Type Slot A Slot B Slot C Slot D Disconnected Disconnected Disconnected Disconnected 10 690 821 271 Power Board 0 30 131 31 HVA_DAC: 140 30 131 31 HVB_DAC: 280 30 141 31 CWD_DAC: 0 110 141 21 CWDP: Unknown 0 130 141 21 Curr_24v: Unknown 0 150 141 21 +24v: Unknown 0 170 141 21 +12v: Unknown 0 190 141 21 +5v: Unknown 0 210 141 21 -5v: Unknown 0 230 141 21 HV_Stop: Unknown 0 250 141 21 4D: Unknown 0 90 141 21 HVBP: Unknown 0 70 141 21 HVAP: Unknown 170 70 161 21 HVAP_flt: Unknown 170 90 161 21 HVBP_flt: Unknown 170 110 161 21 CWDP_flt: Unknown 170 150 161 21 +24v_flt: Unknown 170 170 161 21 +12v_flt: Unknown 170 190 161 21 +5v_flt: Unknown 170 210 161 21 -5v_flt: Unknown 340 170 171 21 ovr_+12v_flt: Unknown 340 90 171 21 ovr_HVBP_flt: Unknown 340 210 171 21 ovr_-5v_flt: Unknown 340 150 171 21 ovr_+24v_flt: Unknown 340 190 171 21 ovr_+5v_flt: Unknown 340 70 171 21 ovr_HVAP_flt: Unknown 340 130 173 21 ovr_Curr24v_flt: Unknown 520 170 181 21 udr_+12v_flt: Unknown 520 110 181 21 udr_CWDP_flt: Unknown 520 90 181 21 udr_HVBP_flt: Unknown 520 210 181 21 udr_-5v_flt: Unknown 520 150 181 21 udr_+24v_flt: Unknown 520 190 181 21 udr_+5v_flt: Unknown 520 70 181 21 udr_HVAP_flt: Unknown 520 130 181 21 udr_Curr24v_flt: Unknown 170 250 161 21 4D_flt: Unknown 170 230 161 21 HV_flt: Unknown 340 230 171 21 ovr_HV_flt: Unknown 340 250 171 21 6 ovr_4D_flt: Unknown 520 250 181 21 udr_4D_flt: Unknown 520 230 181 21 udr_HV_flt: Unknown 710 230 101 25 Update 170 130 161 21 Curr24v_flt: Unknown 340 110 171 21 0 ovr_CWDP_flt: Unknown 720 30 75 23 Reset MPS 440 30 75 23 Set Ao 640 30 85 21 MPS Init 540 30 85 21 AO Power 720 70 81 21 75 true SE Read 720 100 81 31 50 false 710 150 101 63 8 75 true true Tacho Fan(rpm) <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Fan1</span></p></body></html> Unknown <html><head/><body><p><span style=" font-size:7pt; font-weight:600; font-style:italic;">Fan2</span></p></body></html> Unknown 0 0 841 22 &File Exit QCustomPlot QWidget
qcustomplot.h
1